

## DHANEKULA INSTITUTE OF ENGINEERING & TECHNOLOGY

(Approved by AICTE Affiliated to JNTU Kakinada)

Ganguru, Vijayawada – 521 131. Phone: 0866 – 2583842 / 43. Email: dietoffice2009@rediffmail.com; URL: www.diet.ac.in

## **FACULTY PRPOFILE**

Name of the Faculty K. Siva Nagendra

**Designation** Assistant Professor

**Date of Joining** 14-02-2020

**Nature of Association** Regular

Email & Phone No siva.evergreenece@gmail.com & 9014574245

**Department** Electronics and Communication Engineering

Educational 1. M.Tech (VLSI & Embedded Systems) from GMRIT, Rajam

**Background** 2. B.Tech (ECE) from STIET, Garividi

**Areas of Specialization** Digital VLSI Design

Research Areas Digital VLSI Design, Architecture Optimization, Approximate

computing.

**Experience** 10 Years

| Sl. No | Institute                              | Designation         | Period                  |
|--------|----------------------------------------|---------------------|-------------------------|
| 1      | Dhanekula Institute of Engineering &   | Assistant Professor | 14-02-2020 - till date  |
|        | Technology, Ganguru                    |                     |                         |
| 2      | Aditya college of Engineering,         | Assistant Professor | 09-06-2014 - 12-02-2020 |
|        | Surampalem                             |                     |                         |
| 3      | St.Theressa Institute of Engineering & | Assistant Professor | 01-12-2009 - 31-12-2011 |
|        | Technology, Garividi                   |                     |                         |

## List of Publications (National and International Journals):

- 1. Mr.Kunapareddy S Nagendra, Mr.D.Suresh "Improved Fused Floating Point Add-Subtract Unit", International Journal of Research in Computer and Communication Technology, Vol 2, Issue 9, pages 786-792, September -2013.
- 2. T.Veerababu , K.Siva Nagendra "VLSI Architecture Area Efficient FFT Or IFFT Processor Using Vedic Multiplexing", International Journal of Research in computer and communication Technology , Vol 6, Issue- 8, pages 269-271, August 2017.

3. K. V. S. Kumar, K. Siva Nagendra "Assertion based Verification of AXI Protocol using UVM", International Journal of Research in Engineering, Science and Management Volume-2, Issue-1, pages 560-563, January-2019.

## Achievements / Awards etc.,

| 1  | Microprocessor and Microcontroller | (NPTEL Certification)    | APR-2018. |
|----|------------------------------------|--------------------------|-----------|
| 1. | Microprocessor and Microcontroller | ,                        | AFK-2016. |
| 2. | Digital Circuits                   | (NPTEL Certification)    | OCT-2018. |
| 3. | <b>Analog Circuits</b>             | (NPTEL Certification)    | APR-2019. |
| 4. | <b>Basic Electric Circuits</b>     | (NPTEL Certification)    | DEC-2019. |
| 5. | Hardware Description Languages for | (Coursera Certification) | MAY-2020. |
|    | FPGA Design                        |                          |           |
| 6. | AI for Everyone                    | (Coursera Certification) | JUN-2020  |

K.Siva Nagendra

K. Livarlegendorg